# High Performance Ultra-Low Energy RRAM with Good Retention and Endurance

C. H. Cheng<sup>a</sup>, C. Y. Tsai<sup>b</sup>, Albert Chin<sup>b</sup>, and F. S. Yeh<sup>a</sup>

<sup>a</sup> Dept. of Electrical Engineering, National Tsing Hua Univ., Hsinchu, Taiwan, ROC <sup>b</sup> Dept. of Electronics Engineering,, National Chiao-Tung Univ., Hsinchu, Taiwan, ROC Tel: +886-3-5731841; Email: <u>albert\_achin@hotmail.com</u>

#### **Abstract**

High performance novel RRAM of  $0.3~\mu W$  set power ( $0.1~\mu A$  at 3~V), 0.6~n W reset power (-0.3~n A at -1.8~V), fast 20~n S switching time, ultra-low 6 fJ switching energy, large  $7\times10^2$  resistance window for  $10^4~s S$  cretention at  $125^{\circ} C$ , and  $10^6~s S$  cycling endurance were measured simultaneously. This is the first time that the switching energy of new non-volatile memory is close to existing Flash Memory.

#### Introduction

The Charge-Trapping Flash (CTF) non-volatile memory (NVM) device [1]-[5] has the lowest switching energy among various new NVMs, but the degraded 10<sup>4</sup> endurance at highly scaled device is the basic physical limitation according to ITRS [1]. The fast switching RRAM [6]-[12] has high potential for down-scaling beyond Flash Memory, if the high switching current and power can be lowered. Besides, larger than 10<sup>5</sup> endurance for solid-state disc (SSD), large high- to low- resistance state ratio (HRS/LRS) for multi level cell (MLC), simple forming free and diode-driven operation are also required. To address these issues, we previously reported an ultra-low power RRAM using covalent-bond-dielectric/ metal-oxide of GeO<sub>x</sub>/SrTiO<sub>3</sub> (GeO/STO) [12]. Good 85°C retention and stable 10<sup>5</sup> cycling endurance were reached based on the new hopping conduction mechanism [13]. However, further performance improvement is related to the defect control by O<sub>2</sub>/Ar. In this paper, we report an ultra-low 6 fJ switching energy RRAM with fast 20 ns time and large 10<sup>6</sup> endurance. Low switching current of setting 0.1 uA at 3 V to LRS and resetting -0.3 nA at -1.8 V to HRS are obtained. The very small reset current can be driven by a Schottky diode rather than using a large transistor. These excellent performances were achieved using GeO<sub>x</sub>/Hf<sub>0.38</sub>O<sub>0.39</sub>N<sub>0.23</sub> (GeO/HfON), where the HfON has been used for high performance CTF NVM [4]-[5] due to the significantly higher trap density and deeper trap energy than those of HfO<sub>2</sub>. The high density traps are vitally important for defectassisted hopping conduction from measured negative temperature coefficient (TC) [13], rather than the positive TC by metallic filament conduction in metal-oxide RRAM [9]. Such negative TC generated by hopping conduction is also known in highly defective GaAs [14] used for THz detector. The traps in HfON are related to Hf-N bond from shifted energy of x-ray photoelectron spectroscopy (XPS), since no RRAM function can be measured in similar GeO/HfO<sub>2</sub>. This suggests the mechanism for LRS due to hopping via Hf-N traps and oxygen vacancies in GeO. The electron injection is

the key to break weakly linked hopping conduction as verified by direct device measurement. This is the first time the switching energy of new NVM device near existing Flash Memory with  $>10^5$  endurance for potential SSD application.

# **Experiments**

For embedded integration, the Ni/GeO/HfON/TaN device was fabricated on SiO<sub>2</sub>-isolated p-type Si substrates, which has the similar Metal-Insulator-Metal (MIM) structure of DRAM capacitors [15]-[16]. The 100 nm TaN was first deposited by PVD and patterned to form the bottom electrode. Then various thick HfON and GeO insulators were deposited by PVD. After that, the 50 nm Ni was deposited and patterned to form the top electrode. For comparison, similar MIM devices were also fabricated by replacing the HfON dielectric with HfO<sub>2</sub> or AlON. The formed device was measured by set/reset, cycling endurance and retention to 125°C, under the similar CTF NVM test conditions [2]-[5].

#### **Results and Discussion**

#### A. Set/Reset Characteristics:

Fig. 1 shows the swept I-V characteristics of Ni/GeO/ HfON/TaN device. Large HRS/LRS memory window of  $9\times10^2$  (0.2 V read), low self-compliance set current of 0.1  $\mu$ A at 3 V (0.3 uW), reset -0.3 nA at -1.8 V (0.6 nW) are reached at the same time. Since no metal in GeO, the low set power is ascribed to electron injection created defects in HfON and GeO from lower work function bottom TaN (4.6 eV) rather than the top Ni (5.1 eV). This is quite different from the metallic filament in metal-oxide RRAM [9]. Here the HfON has been used for CTF NVM [4]-[5] due to the high trap density and deep trap energy. We further replaced the HfON by AlON, since high performance CTF device can also be reached [2]-[3]. As shown in Fig. 2, similar asymmetric I-V switching behavior is also found in Ni/GeO/AlON/TaN RRAM, but the set current and HRS/LRS memory window are worse than Ni/GeO/HfON/TaN device. We also replaced the HfON by HfO<sub>2</sub> in a similar MIM device structure. In sharp contrast, as shown in Fig. 3, no memory function in Ni/GeO/HfO<sub>2</sub>/TaN device can be measured up to  $\pm 6$  V, indicating the importance by adding N into HfO<sub>2</sub>. The asymmetric *I-V* and very small reset current can be driven by a Schottky diode that also has the asymmetric I-V characteristics shown in Fig. 4. Such configuration can form the cross-point 3D NVM with very high density. This device has acceptable set and reset distribution shown in Fig. 5, which is due to low switching energy by hopping conduction.

#### B. Conduction Mechanism:

The very small set and reset currents are further analyzed. As shown in Fig. 6, the low HRS and LRS currents are governed by Schottky emission and space-charge-limited current (SCLC), respectively. To investigate the conduction mechanism, we also measured the temperature dependence on HRS and LRS currents. As shown in Fig. 7, the increasing HRS current is well predicted by Schottky emission from  $ln(I)-V^{1/2}$  analysis in Fig. 6. The increasing LRS current with temperature gives a negative TC and opposite to the positive TC in metal-oxide RRAM [9]. An activation energy  $(E_a)$  of 0.40 eV is obtained from ln(R)-1/kT plot shown in Fig. 8. The negative TC and close  $E_a$  values with previous highly defective Si [13] suggest the LRS related to hopping conduction via defects. We have used XPS to analyze the defects. As shown in Fig. 9, the peak energy of Hf-N shifts from the energy position of stoichiometric Hf<sub>3</sub>N<sub>4</sub>, indicating forming vacancies  $(V_{Hf-N}^{n+})$  and dangling bonds. Similar non-stoichiometric  $GeO_x$  and O-vacancies  $(V_{GeO}^{2+})$  were also found by XPS. Thus the hopping conduction is related to the N-vacancies in HfON and O-vacancies in GeO<sub>x</sub>. To study the reset mechanism, a very low current compliance of 1 pA is applied during reset (Fig. 10). However, no reset action can be found since the measured resistance is still at LRS. This result indicates that the reset is directly due to the current injection via electrode. The injected electrons can break the weakly linked hopping conduction pass at ultra-low energy:

$$V_{Ge-O}^{2+} + 2e^{-} + Ge-O \rightarrow Ge-O^{*}; V_{Hf-N}^{n+} + ne^{-} + Hf-N \rightarrow Hf-N^{*}$$
 (1)

# C. Retention & Endurance:

This hopping conduction mechanism is shown in Fig. 11 that also explains the record lowest switching power, good retention of large  $7\times10^2$  HRS/LRS for  $10^4$  sec retention at  $125^{\circ}$ C (Fig. 12), fast switching time of 20 ns (Fig. 13) and excellent  $10^6$  cycling endurance (Fig. 14). The good retention is because the reset can only be disrupted by injected electrons to annihilate the hopping conduction pass. The excellent endurance is due to the fast 20 ns time and low 6 fJ switching energy with less stress to GeO/HfON. Such ultra-low energy to form hopping pass is close the 3 fJ energy (E=Q× $\Delta$ V) of Flash memory with small 500 electrons storage at the typical Program/Erase voltage of 20/-20 V (Fig. 11). Table 1 compares RRAM devices. This new device has the record lowest 6 fJ switching energy, fast 20 ns switching time and  $10^6$  endurance among various RRAM [6]-[12].

#### **Conclusions**

A novel ultra-low energy RRAM has been realized for the first time, which has 6 fJ switching energy and 10<sup>6</sup> endurance. These excellent NVM performances were achieved by using the hopping conduction in highly defective HfON and GeO.

## Acknowledgments

The author Albert Chin would like to remember Prof. Tai-Bor Wu at Dept. of Materials Science & Engineering,

National Tsing Hua University for his past significant contributions to RRAM and high-κ works.

### References

- The International Technology Roadmap for Semiconductors (ITRS), 2009. [Online]. Available: <a href="https://www.itrs.net">www.itrs.net</a>
- [2] C. H. Lai, Albert Chin, K. C. Chiang, W. J. Yoo, C. F. Cheng, S. P. McAlister, C. C. Chi, and P. Wu, "Novel SiO<sub>2</sub>/AlN/HfAlO/IrO<sub>2</sub> memory with fast erase, large ΔV<sub>th</sub> and good retention," in *Symp. on VLSI Tech. Dig.*, 2005, pp. 210-211.
- [3] Albert Chin, C. C. Laio, K. C. Chiang, D. S. Yu, W. J. Yoo, G. S. Samudra, S. P. McAlister, and C. C. Chi, "Low voltage high speed SiO<sub>2</sub>/AlGaN/AlLaO<sub>3</sub>/TaN memory with good retention," in *IEDM Tech. Dig.*, 2005, pp. 165-168.
- [4] C. H. Lai, Albert Chin, H. L. Kao, K. M. Chen, M. Hong, J. Kwo, and C. C. Chi, "Very Low voltage SiO<sub>2</sub>/HfON/HfAlO/TaN memory with fast speed and good retention," in *Symp. on VLSI Tech. Dig.*, 2006, pp. 54-55.
- [5] S. H. Lin, Albert Chin, F. S. Yeh, and S. P. McAlister, "Good 150°C retention and fast erase charge-trapping-engineered memory with scaled  $Si_3N_4$ ," in *IEDM Tech. Dig.*, 2008, pp. 843-846.
- [6] D. Lee, D. J. Seong, H. J. Choi, I. Jo, R. Dong, W. Xiang, S. Oh, M. Pyun, S. O. Seo, S. Heo, M. Jo, D. K. Hwang, H. K. Park, M. Chang, M. Hasan and H. Hwang, "Excellent uniformity and reproducible resistance switching characteristics of doped binary metal oxides for non-volatile resistance memory applications," in *IEDM Tech. Dig.*, 2006, pp. 797–800.
- [7] N. Xu, B. Gao, L. F. Liu, Bing Sun, X. Y. Liu, R. Q. Han, J. F. Kang, and B. Yu, "A unified physical model of switching behavior in oxide-based RRAM," in VLSI Symp. Tech. Dig., 2008, pp. 100-101.
- [8] D. J. Seong, J. Park, N. Lee, M. Hasan, S. Jung, H. Choi, J. Lee, M. Jo, W. Lee, S. Park, S. Kim, Y. H. Jang, Y. Lee, M. Sung, D. Kil, Y. Hwang, S. Chung, J. Roh, and H. Hwang, "Effect of oxygen migration and interface engineering on resistance switching behavior of reactive metal/polycrystalline Pr<sub>0.7</sub>Ca<sub>0.3</sub>MnO<sub>3</sub> device for nonvolatile memory applications," in *IEDM Tech. Dig.*, 2009, pp. 101-104.
- [9] U. Russo, D. Ielmini, C. Cagli, A. L. Lacaita, S. Spiga, C. Wiemer, M. Perego, and M. Fanciulli, "Conductive-filament switching analysis and self-accelerated thermal dissolution model for reset in NiO-based RRAM," in *IEDM Tech. Dig.*, 2007, pp. 775-778.
- [10] M. Jo, D. J. Seong, S. Kim, J. Lee, W. Lee, J. B. Park, S. Park, S. Jung, J. Shin, D. Lee and H. Hwang, "Novel cross-point resistive switching memory with self-formed Schottky barrier," in *VLSI Symp. Tech. Dig.*, 2010, pp. 53-54.
- [11] Y. S. Chen, H. Y. Lee, P. S. Chen, P. Y. Gu, C. W. Chen, W. P. Lin, W. H. Liu, Y. Y. Hsu, S. S. Sheu, P. C. Chiang, W. S. Chen, F. T. Chen, C. H. Lien, and M.-J. Tsai, "Highly scalable Hafnium oxide memory with improvements of resistive distribution and read disturb immunity," in *IEDM Tech. Dig.*, 2009, pp. 105-108.
- [12] C. H. Cheng, Albert Chin and F. S. Yeh, "Novel ultra-low power RRAM with good endurance and retention," in *Symp. on VLSI Tech. Dig.*, 2010, pp. 85-86.
- [13] A. Chin, K. Lee, B. C. Lin, and S. Horng, "Picosecond photoresponse of carriers in Si ion-implanted Si," *Appl. Phys. Lett.* vol. 69, pp. 653-655, May 1996.
- [14] T. M. Cheng, Albert Chin, C. Y. Chang, M. F. Huang, K. Y. Hsieh and J. H. Huang, "Strong accumulation of As precipitates in low temperature InGaAs quantum wells grown by molecular beam epitaxy," *Appl. Phys. Lett.* vol. 64, pp. 1546-1548, Jan. 1994.
- [15] K. C. Chiang, C. C. Huang, G. L. Chen, W. J. Chen, H. L. Kao, Y. H. Wu, Albert Chin and S. P. McAlister, "High performance SrTiO<sub>3</sub> metal-insulator-metal capacitors for analog applications," *IEEE Trans. Electron Device*, vol. 53, pp. 2312-2319, Sept. 2006.
- [16] K. C. Chiang, C. H. Cheng, H. C. Pan, C. N. Hsiao, C. P. Chou, Albert Chin and H. L. Hwang, "High-temperature leakage improvement in metal-insulator-metal capacitors by work-function tuning," *IEEE Electron Device Lett.*, vol. 28, pp. 235-237, March 2007.

IEDM10-449 19.4.2



Fig. 1. Swept *I-V* curves of Ni/GeO/HfON/TaN RRAM. The arrows indicate the bias sweeping direction.



Fig. 3. *I-V* curves of Ni/GeO/HfO<sub>2</sub>/TaN RRAM. No resistance window can be found.



Operation Voltage (V) Fig. 5.  $V_{\rm SET}$  and  $V_{\rm RESET}$  distributions of GeO/HfON RRAM devices.



Fig. 7. Temperature dependent HRS and LRS of Ni/GeO/HfON/TaN RRAM and showing negative TC.



Fig. 2. Swept I-V curves of Ni/GeO/AlON/TaN RRAM. The arrows indicate the bias sweeping direction.



Fig. 4. The *I-V* of a Schottky diode with low reverse current and asymmetric *I-V* behavior, similar to our RRAM, and useful to drive the device for 3D NVM.



Fig. 6. *I-V* of (a) HRS and (b) LRS by fitting with Schottky emission and SCLC conduction mechanisms.



Fig. 8. LRS resistance as a function of temperatures.

19.4.3 IEDM10-450



Fig. 9. The XPS spectra of Ge 3d, O 1s, Hf 4f and N 1s core level in GeO/HfON.



Fig. 11. Band diagrams of Ni/GeO/HfON/TaN RRAM and Charge-Trapping Flash MONOS NVM devices.



**Time (ns)** Fig. 13. Voltage waveform of a fixed resistor series connected to the Ni/GeO/HfON/TaN RRAM, under an input voltage pulse of 4 V for 20 ns.



Fig. 10. *I-V* curves of Ni/GeO/HfON/TaN RRAM with 1 pA current compliance during reset but still at LRS.



Fig. 12. Retention of Ni/GeO/HfON/TaN RRAM at 125°C.



Fig. 14. Endurance of Ni/GeO/HfON/TaN RRAM. Stable switching to 10<sup>6</sup> cycles at 20 ns is obtained.

|                                         | •                     |                           |                            |                     |                 |                        |                          |
|-----------------------------------------|-----------------------|---------------------------|----------------------------|---------------------|-----------------|------------------------|--------------------------|
| Dielectric                              | Cu-MoOx [6]           | ZnO [7]                   | AI/PCMO [8]                | NiO [9]             | AI/PCMO [10]    | GeO/STO [12]           | GeO/HfON                 |
| T/B Electrode                           | Pt/Cu                 | TiN/Pt                    | Pt/W                       | Au/n-Si             | Pt/Pt           | Ni/TaN                 | Ni/TaN                   |
| I <sub>SET</sub> @ V <sub>SET</sub>     | 100mA, 2V             | 3mA, 0.9V                 | -1mA, -3V                  | 0.6mA, 3.9V         | 1mA, -4V        | -3.5uA, -1.1V          | 0.1uA, 3V                |
| I <sub>RESET</sub> , V <sub>RESET</sub> | -80mA,-1.5V           | -4mA, -1.2V               | 1uA, 3V                    | 5mA, 1.4V           | 10uA, 4V        | 0.1nA, 0.13V           | -0.3nA, -1.8V            |
| Initial HRS/LRS                         | 20                    | 3x10 <sup>2</sup>         | 5x10 <sup>2</sup>          | ~ 2x10 <sup>2</sup> | ~10             | >105                   | 9x10 <sup>2</sup>        |
| Retention<br>HRS/LRS @104s              | 15, 85C               | 2.9x10 <sup>2</sup> , 25C | 4.9x10 <sup>2</sup> , 125C | _                   | _               | 10⁵, 85C               | 7x10 <sup>2</sup> , 125C |
| Cycles, pulse                           | 10 <sup>6</sup> , 1us | _                         | 10 <sup>6</sup> , 1us      | _                   | 10 <sup>4</sup> | 10 <sup>6</sup> , 50ns | 10 <sup>6</sup> , 20ns   |
| P <sub>SET</sub> , RESET                | 200, 120mW            | _                         | 3mW, 3uW                   | _                   | _               | 4uW, 16pW              | 0.3uW, 0.6nW             |

Table 1. Comparison of device integrity data for various RRAM devices.

IEDM10-451 19.4.4